#### CS/B.TECH/CSE/EVEN/SEM-4/CS-403/2015-16



# MAULANA ABUL KALAM AZAD UNIVERSITY OF TECHNOLOGY, WEST BENGAL

Paper Code: CS-403

### COMPUTER ARCHITECTURE

Time Allotted: 3 Hours

Full Marks: 70

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable.

# GROUP - A ( Multiple Choice Type Questions )

1. Choose the correct alternatives for the following:

 $10 \times 1 = 10$ 

- i) The main memory of a computer has 2 cm blocks while the cache has 2c blocks. If the cache uses the set associative mapping scheme with 2 blocks per set; then block k of the main memory maps to the set
  - a)  $(k \mod m)$  of the cache
  - b)  $(k \mod c)$  of the cache
  - c) (k mod 2m) of the cache
  - d) (k mod 2c) of the cache.

Turn over

## .

# CS/B.TECH/CSE/EVEN/SEM-4/CS-403/2015-16

- ii) Suppose the time delay of the four stages of a pipeline are t1 = 60 ns. t2 = 50 ns. t3 = 90 ns. t4 = 80 ns respectively and the interface latch has a delay t1 = 10 ns. then the maximum clock frequency for the pipeline is
  - a) 100 ns

b) 90 ns

c) 190 ns

- d) 30 ns.
- - a) State priority Algorithm
  - b) FIFO Algorithm
  - c) LRU Algorithm
  - d) Daisy Chaining Algorithm.
- iv) Dynamic pipeline allows
  - a) Multiple functions to evaluate
  - b) Only streamline connection
  - e) Perform fixed function
  - d) None of the above.

- A computer with cache access time of 100 ns. a main memory access time of 1000 ns and a hit ratio of 0.9 produces an average access time of
  - 250 ns

200 ns

190 ns c)

- d) 80 ns.
- The number of cycles required to complete n tasks in a k stage pipeline is
  - k+n-1

nk+1

c) k

- None of these. d)
- vii) The prefetching technique is a solution for
  - Data hazard a)
  - b) Structural Hazard
  - Control Hazard c)
  - Enhancing the speed of pipeline.
- viii) In general an n input Omega network requires ..... stages of 2 \* 2\* switches.
  - a) 2

b) 4

8 c)

- d) 16.
- Which of the following has no practical usage?
  - SISD **a**}

SIMD

MISD c)

MIMD.

4/40402 3 | Turn over

http://www.makaut.com

CS/B.TECH/CSE/EVEN/SEM-4/CS-403/2015-16

The expression for Amdahl's law is

a) 
$$S(n) = 1/f$$
 where  $n \to \infty$ 

- S(n) = f where  $n \to \infty$
- S(n) = 1/T where  $n \to \infty$
- None of these.

# GROUP - B (Short Answer Type Questions)

Answer any three of the following.  $3 \times 5 = 15$ 

http://www.makaut.com

If there are no stalls (waits) then prove that the speedup is equal to the pipeline depth i.e. the number of pipeline stages.

OR

Show that the maximum speedup of a pipeline is equal to its stages.

Draw pipeline execution diagram during the execution of the following instructions:

MUL R1, R2, R3

ADD R2, R3, R4

INC R4

SUB R6, R3, R7

Find out the delay in pipeline execution due to data 3 + 2dependency of the above instructions.

4/40402

4/40402

- How "Reservation Table" helps to study the performance of pipeline.
- What do you mean cache coherence problem? Describe one method to remove this problem and its limitations.

1 + 4

http://www.makaut.com

- Consider the execution of a program of 15000 instructions by linear pipeline processor. The clock rate of pipeline is 25 MHz. Pipeline has five stages and one instruction is issued per clock cycle. Neglect pipelines due to branch instructions and out of sequence execution :
  - Calculate the speedup program execution by pipeline as compared with that by non-pipelined processor.
  - (ii) What are the efficiency and throughput of the 3 + 2pipeline processor.

#### GROUP - C

### (Long Answer Type Questions)

Answer any three of the following.  $3 \times 15 = 45$ 

What is the difference between broadcast and invalidate protocols ? Explain MESI protocol. What is the difference between centralized shared memory and distributed shared memory? Explain superscalar, super-pipelined and VLIW processors.



| Turn over

# CS/B.TECH/CSE/EVEN/SEM-4/CS-403/2015-16

The value of X (shared memory) is 50. Pl and P3 want to read X and store in their cache memories. At t1 time P1 wants to write on X for three times. After that P3 wants to read for two times. After that first P3 writes on X and then P2 wants to read.

Explain the above mentioned scenario using Write through update, Write back update, Write through invalidate. Write back invalidate protocols.

$$2 + 4 + 2 + 4 + 3$$

http://www.makaut.com

- Explain Flynn's classification. What are the differences between loosely coupled system and tightly coupled system? Construct a multiport network where three processing elements want to connect with three memory modules. Design a network where 25 inputs want to connect with 9 outputs. What is the difference between omega network and delta network? Construct an omega network for N = 8 where N represent no. of processors. 4+2+2+4+1+2
- a) Consider the following pipeline reservation table.

|            |   |   |   | ~ |   |   |   |   |   |
|------------|---|---|---|---|---|---|---|---|---|
|            | 1 |   | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| SI         | X |   |   |   |   | X |   | X |   |
| <b>S2</b>  |   | X |   | Х |   |   |   |   |   |
| <b>S</b> 3 |   |   | X |   | X |   | Х |   |   |

- b) What are the forbidden latencies?
- Draw the state transition diagram.
- List all the simple cycles and greedy cycles.
- Determine the optimal constant latency cycle and the minimal average latency.
- Let the pipeline clock period be  $\tau = 20$  ns. Determine the throughput of the pipeline.

2 + 2 + 3 + 5 + 3

4/40402

6

5

#### CS/B.TECH/CSE/EVEN/SEM-4/CS-403/2015-16

10. a) Consider the following block diagram of a circuit. Form the Reservation table.



- b) An instruction requires four stages to execute:
  Stage 1 (instruction fetch) requires 30 ns.
  stage 2 (instruction decode) = 9 ns. stage
  3 (instruction execute) = 20 ns and stage 4 (store
  results) = 10 ns. An instruction must proceed
  through the stages in sequence. What is the
  minimum asynchronous time for any single
  instruction to complete?
- We want to set this up as a pipelined operation. How many stages should we have and at what rate should we clock the pipeline ? 5 + 5 + (2 + 2 + 1)
- 11. a) With the use of Amdhl's law, conclude, among the given options which possible improvement is the best one.

| Instruction type | Frequency | CPI |  |  |
|------------------|-----------|-----|--|--|
| ALU              | 40%       | i   |  |  |
| Branch           | 20%       | 4 2 |  |  |
| Load             | 30%       |     |  |  |
| Store            | 10%       | 3   |  |  |

Possible improvements:

- 1. Branch CPI can be decreased from 4 to 3.
- 2. Increase clock frequency from 2 to 2.3 GHz
- 3. Store CPI can be decreased from 3 to 2.
- b) What do you mean by memory fragmentation? What is the advantage of using Paging? Explain Virtual memory concept with an example where logical address space is 8 kb. physical address space is 4 kb. page size is 1 kb. Explain page fault with FIFO and LRU Algorithm. 4 + (2 + 2 + 4 + 3).

4/40402

http://www.makaut.com